## BIRLA INSTITUTE OF TECHNOLOGY, MESRA, RANCHI (END SEMESTER EXAMINATION)

CLASS: B.TECH SEMESTER: VII BRANCH: ECE SESSION: MO/2022

SUBJECT: EC411 MIX SIGNAL DESIGN

TIME: 3 HOURS FULL MARKS: 50

## **INSTRUCTIONS:**

- 1. The total marks of the questions are 50.
- 2. Candidates attempt for all 50 marks.
- 3. Before attempting the question paper, be sure that you have got the correct question paper.
- 4. The missing data, if any, may be assumed suitably.
- 5. Tables/Data hand book/Graph paper etc. to be supplied to the candidates in the examination hall.

------

| Q1<br>Q1<br>Q1 | <ul> <li>(a) Briefly describe impulse train sampling.</li> <li>(b) Explain decimation with the help of block diagram.</li> <li>(c) Explain the working of fully differential S/H differential topology with the help of circuit diagram.</li> </ul>                                                                       | [2]<br>[3]<br>[5] | CO<br>1<br>1<br>1 | <b>BL</b> 2 2 3 |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-----------------|
| Q2             | <ul><li>(a) What do you mean by mix signal design?</li><li>(b) Differentiate between bottom-up and top-down approach.</li><li>(c) Explain low-power verification techniques.</li></ul>                                                                                                                                    | [2]               | 1                 | 2               |
| Q2             |                                                                                                                                                                                                                                                                                                                           | [3]               | 1                 | 2               |
| Q2             |                                                                                                                                                                                                                                                                                                                           | [5]               | 1                 | 2               |
| Q3<br>Q3       | <ul><li>(a) Draw the block diagram of an integrator-based low pass filter.</li><li>(b) Implement a first order low pass filter using a CAI. Why this filter is called an active-RC filter.</li></ul>                                                                                                                      | [2]<br>[3]        | 2<br>2            | 2               |
| Q3             | (c) Write a short note on Transconductance-C integrators. Draw the circuit diagram of OTA.                                                                                                                                                                                                                                | [5]               | 2                 | 2               |
| Q4             | <ul> <li>(a) Sketch the block level circuit diagram for an fs/4 digital resonator.</li> <li>(b) Explain how a counter can be used as a digital filter with a 1-bit input.</li> <li>(c) Draw a four stage FIR filter, also write the expression for transfer function. Write the benefits of using FIR filters.</li> </ul> | [2]               | 2                 | 3               |
| Q4             |                                                                                                                                                                                                                                                                                                                           | [3]               | 2                 | 3               |
| Q4             |                                                                                                                                                                                                                                                                                                                           | [5]               | 2                 | 3               |
| Q5             | <ul><li>(a) What are various digital to analog converter (DAC) specifications?</li><li>(b) Explain the working of binary weighted resistor DAC using circuit diagram.</li><li>(c) Explain the working of Flash ADC with the help of circuit diagram.</li></ul>                                                            | [2]               | 2                 | 2               |
| Q5             |                                                                                                                                                                                                                                                                                                                           | [3]               | 2                 | 3               |
| Q5             |                                                                                                                                                                                                                                                                                                                           | [5]               | 2                 | 3               |

:::::23/11/2022:::::M